## Comparison between STM32L152RCT6 and STM32L476VGT6

|        | STM32L1                                      | STM32L4                                             |
|--------|----------------------------------------------|-----------------------------------------------------|
| Cana   | Cortex-M3 @ 32MHz with 64 pins               | Cortex-M4 @ 80MHz with FPU and DSP with 100         |
| Core   |                                              | pins                                                |
|        | 64 kHz, 128 kHz, 256 kHz, 512 kHz, 1.02 MHz, | 100 kHz, 200 kHz, 400 kHz, 800 kHz, 1 MHz, 2 MHz, 4 |
| MSI    | 2.05 MHz (default value), 4.1 MHz            | MHz (default value), 8 MHz, 16 MHz, 24 MHz, 32      |
|        |                                              | MHz and 48 MHz                                      |
| LSI    | 37 kHz                                       | 32 kHz RC                                           |
| HSE    | 1 – 24 MHz                                   | 4 – 48 MHz                                          |
| System | Up to 32 MHz                                 | Up to 80 MHz                                        |
| clock  | Default to MSI 2MHz after reset              | Default to MSI 4MHz after reset                     |
| RCC    | RCC_AHBENR                                   | RCC_AHB1ENR (AHB1)                                  |
|        |                                              | RCC_AHB2ENR (AHB2)                                  |
|        |                                              | RCC_AHB3ENR (AHB3)                                  |
|        | RCC_AHBLPENR                                 | RCC_AHB <mark>1SM</mark> ENR (AHB1)                 |
|        | (LP = Low Power)                             | RCC_AHB <mark>2SM</mark> ENR (AHB2)                 |
|        |                                              | RCC_AHB <mark>3SM</mark> ENR (AHB3)                 |
|        |                                              | (SM = Sleep Mode)                                   |
|        | RCC_APB1ENR                                  | RCC_APB1ENR1                                        |
|        |                                              | RCC_APB1ENR2                                        |
|        | RCC_APB1LPENR                                | RCC_APB1 <mark>SM</mark> ENR1                       |
|        | (LP = Low Power)                             | RCC_APB1 <mark>SM</mark> ENR <b>2</b>               |
|        |                                              | (SM = Sleep Mode)                                   |
|        | RCC_APB2LPENR                                | RCC_APB2 <mark>SM</mark> ENR                        |
|        | (LP = Low Power)                             | (SM = Sleep Mode)                                   |
|        | The MSIRANGE in RCC_ICSCR selects the MSI    | The MSIRANGE in RCC_CR or RCC_CSR selects the       |
|        | frequency.                                   | MSI frequency. The MSIRGSEL bit in RCC_CR           |
|        |                                              | determines which MSIRANGE is used.                  |
|        |                                              | If MSIRGSEL is 0 (default), the MSIRANGE in         |
|        |                                              | RCC_CSR is used to select the MSI clock range.      |
|        |                                              | • If MSIRGSEL is 1, the MSIRANGE in RCC_CR is       |
|        |                                              | used.                                               |